# debouncer

The **debouncer** filters short transient pulses from a signal, ensuring that there are no accidental transitions that may result in unwanted behavior.



## Port descriptions:

- Input port clk a clock with a 10ns period
- Input port reset an asynchronous reset port.
- Input port D is the debouncer input.
- Output port Q is the debouncer output.

## The internal signals are:

- Multi-bit signal counter counts down to the time where the input has been stable for long enough to merit a transit a change in the output. The number of bits in this counter can be customized through the use of a generic field.
- Signal i\_D buffers the input port D.
- Signal i\_Q buffers the output port Q.

#### Behavioral description:

When reset is high, the input D writes straight through to the output.

The value of  $i_D$  lags that of D by 1 clock cycle, so D and  $i_D$  can be used to detect changes in the input D.

When a change has been detected, **counter** is reset to its maximum value. This maximum value can be customized through the use of a generic field.

When a change is not detected, if the counter is 0, then the input writes through to the output, otherwise the counter decreases by 1.



# Port descriptions:

- Input port clk a clock with a 10ns period
- Input port reset an asynchronous reset port.
- Input port ps2\_clk\_in is the input ps2 clock connection. This port connects to a remote device.
- Input port ps2\_data\_in is the input ps2 data connection. This port connects to a remote device.
- Output port ps2\_clk\_out is the output ps2 clock connection. This port connects to a remote device.
- Output port ps2\_data\_out is the output ps2 data connection. This port connects to a remote device.

- Output 8-bit port received byte returns bytes that the host receives from the ps2 connection.
- Output port received\_flag is a flag that is normally 0, but emits a 1 clock period pulse on the clock cycle where received\_byte is returning the byte received from the ps2 connection.
- Input 8-bit port send\_byte is the byte that is to be sent over the ps2 connection.
- Input port send\_flag is given a 1 clock period pulse on the clock cycle where send\_byte is set to the byte that is to be sent over the ps2 connection.
- Output port send\_busy\_flag is 1 when an existing byte is queued to be sent or is being sent, and no new bytes are currently being accepted.

#### The internal signals are:

- Signal i\_ps2\_clk is the input ps2\_clk\_in signal filtered through a debouncer to eliminate transient pulses less than 1µs in duration.
- Signal i\_ps2\_data is the input ps2\_data\_in signal filtered through a debouncer to eliminate transient pulses less than 1µs in duration.
- Signal i\_ps2\_clk\_d1 is i\_ps2\_clk delayed by 1 clock cycle to detect falling edges in i\_ps2\_clk.
- Signal i\_ps2\_clk\_falling\_edge is high when the current value of i\_ps2\_clk is 0, while the value on the previous clock cycle is 1.
- Signal i\_direction has 3 states: S\_DIR\_IDLE, S\_DIR\_RECEIVE, S\_DIR\_SEND. These states denote the following:
  - S\_DIR\_IDLE denotes the state where no data is begin received or transmitted.
  - S\_DIR\_RECEIVE denotes the state where a byte is being received.
  - S\_DIR\_SEND denotes the state where a byte is being sent. Note that a single byte can be primed for sending even if the state is currently S\_DIR\_RECEIVE. When the state returns to S\_DIR\_IDLE, it will then be set to S\_DIR\_SEND and transmission will begin immediately.
- Signal i\_data\_received\_state has 6 states: S\_REC\_IDLE, S\_REC\_BITS, S\_REC\_PARITY, S\_REC\_STOP, S\_REC\_DONE, S\_REC\_ERROR. These states denote the following:
  - S\_REC\_IDLE denotes the state where no byte is being received. This is the state when i\_direction is not S\_DIR\_RECEIVE. When i\_direction is S\_DIR\_IDLE, and a falling ps2 clock edge has been detected, this signals a transition of i\_data\_received\_state to either S\_REC\_BITS or S\_REC\_ERROR depending on the ps2 data line (a valid start bit should always be 0).
  - S\_REC\_BITS denotes the state where data bits are expected to be sent over the ps2 data line. A new bit is read with each falling ps2 clock edge, and is registered. When a total of 8 bits have been received in this state, sate S\_REC\_PARITY begins.
  - S\_REC\_PARITY denotes the state where the parity bit is now expected. When this bit arrives, the next state is either S\_REC\_STOP or S\_REC\_ERROR depending on the status of the parity bit.
  - S\_REC\_STOP denotes the state where the stop bit is now expected. When this bit arrives, the next state is either S\_REC\_DONE or S\_REC\_ERROR depending on whether of not the stop bit is correctly 1 or not.
  - S\_REC\_DONE denotes a successful receipt of a byte from the remote device. This state lasts for exactly 1 clock cycle, after which the next state is S\_REC\_IDLE.
  - S\_REC\_ERROR denotes a failed receipt of a byte from the remote device. This state lasts for exactly 1 clock cycle., after which the next state is S\_REC\_IDLE.

- 8-bit signal i\_received\_data\_buffer stores the bits received from the ps2 data line.
- 3-bit signal i\_received\_data\_bit\_index stores an index from 0 to 7, the index of the bit that is being expected.
- Signal i\_received\_data\_parity\_bit stores the current parity as the bits are received.
- 17-bit signal i\_receive\_time\_out\_counter is a counter that counts the clock ticks since the last falling ps2 clock edge. If 1ms passes without a falling ps2 clock edge, it will be assumed that there was an error in transmission, and the receipt is aborted, turning i\_data\_received\_state to S\_REC\_ERROR, eventually returning i\_direction to S\_DIR\_IDLE.
- Signal i\_send\_busy\_flag is an internal register for the send\_busy\_flag output port.
- Signal i\_data\_send\_state has 9 states: S\_SEND\_IDLE, S\_SEND\_INHIBIT, S\_SEND\_BITS, S\_SEND\_PARITY, S\_SEND\_STOP, S\_SEND\_PS2\_RELEASE, S\_SEND\_ACKNOWLEDGE, S\_SEND\_DONE, S\_SEND\_ERROR. These states denote the following:
  - S\_SEND\_IDLE denotes the state where no byte is being currently sent. This is the state when i\_direction is not S\_DIR\_SEND. When i\_direction becomes S\_DIR\_SEND, the state transitions to S\_SEND\_INHIBIT, the ps2 clock is forced low, and a countdown counter (i\_send\_inhibitor\_counter) for the inhibit pulse is set to 150 μs.
  - S\_SEND\_INHIBIT denotes the state where the ps2 clock is being inhibited by being forced to 0. This state lasts until the inhibitor counter, i\_send\_inhibitor\_counter, reaches 0 wherein the ps2 clock is released (set to 1) and the ps2 data port is taken control of and forced low. The next state is S\_SEND\_BITS.
  - S\_SEND\_BITS denotes the state where a bit is assigned to the ps2 data port on each falling ps2 clock edge. After the 8 bits comes S\_SEND\_PARITY.
  - S\_SEND\_PARITY denotes the state where the parity bit is sent on the falling ps2 clock edge. Next
    is S\_SEND\_STOP.
  - S\_SEND\_STOP denotes the state where the stop bit, namely 1, is sent on the falling ps2 clock edge.
     Next is S\_SEND\_ACKNOWLEDGE.
  - S\_SEND\_ACKNOWLEDGE denotes the state where the ps2 data port is to receive a 0 on the last falling ps2 clock edge. If this 0 is received, the next state is S\_SEND\_DONE, otherwise the next state is S\_SEND\_ERROR.
  - S\_SEND\_DONE denotes a successful transmission of a byte to the remote device. This state lasts for exactly 1 clock cycle, after which the next state is S\_SEND\_IDLE.
  - S\_SEND\_ERROR denotes a failed transmission of a byte to the remote device. This state lasts
    for exactly 1 clock cycle., after which the next state is S\_SEND\_IDLE. The transmission is
    immediately re-attempted.
- 8-bit signal i\_send\_data\_buffer stores the bits that are to be sent to the ps2 data line.
- 3-bit signal i\_send\_data\_bit\_index stores an index from 0 to 7, the index of the bit that is being sent.
- Signal i\_send\_data\_parity\_bit stores the current parity as the bits are sent.
- 15-bit signal i\_send\_inhibitor\_counter is a counter that counts down to the end of the inhibitor pulse.